## **North South University**

# **Department of Electrical and Computer Engineering**

**CSE 231L: Digital Logic Design Lab** 

Lab 03: Combinational Logic Design

## A. Objectives

- Familiarize with the analysis of combinational logic network.
- Learn the implementation of networks using the two canonical forms.
- Devise combinational circuits using universal logic.
- Acquaint with basic binary arithmetic circuits –the half and full adders.

#### B. Theory

Concise theory pertinent to lab experiments to go here to aid students in performing experiments with minimal supervision. For example, topics for this lab should include definition and steps to:

Analysis of combinational logic design Min terms and max terms

Canonical Forms

Universal gates – bubble pushing, De Morgan's theorem.

## C. Experiment 1: Analysis of a Combinational Logic Circuit

### C.1. Equipments:

- Trainer Board
- 1 x IC 7411 Triple 3-input AND gates
- 1 x IC 7432 Quadruple 2-input OR gates
- 1 x IC 7404 Hex Inverters (NOT gates)

## C.2. Procedure

| Input<br>Reference | A B C | F | Min term | Max term |
|--------------------|-------|---|----------|----------|
| 0                  | 000   | 0 |          |          |
| 1                  | 001   | 1 |          |          |
| 2                  | 010   | 1 |          |          |
| 3                  | 011   | 0 |          |          |
| 4                  | 100   | 0 |          |          |
| 5                  | 101   | 0 |          |          |
| 6                  | 110   | 1 |          |          |
| 7                  | 111   | 0 |          |          |

Table C.1 Truth table to a combinational circuit

- 1. Write down all the min terms and max terms of three inputs *ABC* in Table C.1.
- 2. Write down the function F in 1<sup>st</sup> and 2<sup>nd</sup> Canonical Forms in Table C.2.

|                                   | Shorthand Notation | Function |
|-----------------------------------|--------------------|----------|
| 1 <sup>st</sup> Canonical<br>Form | $F = \Sigma$       | F =      |
| 2 <sup>nd</sup> Canonical<br>Form | $F = \Pi$          | F =      |

Table C.2 1st and 2nd canonical forms of the combinational circuit of Table C.1

3. Draw the circuits in the space provided below, clearly indicating the pin numbers corresponding to the relevant



Figure C.1 1<sup>st</sup> and 2<sup>nd</sup> canonical circuit diagrams of the combinational circuit of Table C.1

- Construct the 1<sup>st</sup> canonical form of the circuit and test it with the truth table.
  Connect one min term at a time and check its output.

  - Once all min terms have been connected and verified, OR the min terms for the function output. ii.

## C.3. Report

Simulate above two circuits (1<sup>st</sup> and 2<sup>nd</sup> canonical forms) in Logisim.